MODELING OF VLSI INTERCONNECT
ISSN: 0332-1649
Article publication date: 1 January 1994
Abstract
Digital systems utilize frequencies into the GHz range Attempts to reduce the propagation delay by lowering the interconnect capacitance (decreasing cross‐sectional dimensions) cause an increase in wire resistance which, in turn, increases the rise time and indirectly slows down the response Therefore, it is impossible to optimize VLSI and packaging interconnections to maximize the clock rate without analyzing losses (solving Helmholtz equation) and implementing lossy transmission line models This paper presents modeling and simulation of a gate array interconnect.
Citation
Poltz, J. (1994), "MODELING OF VLSI INTERCONNECT", COMPEL - The international journal for computation and mathematics in electrical and electronic engineering, Vol. 13 No. 1, pp. 191-194. https://doi.org/10.1108/eb051872
Publisher
:MCB UP Ltd
Copyright © 1994, MCB UP Limited