To read this content please select one of the options below:

Study of the side gate junctionless transistor in accumulation region

Arash Dehzangi (Department of Electrical Engineering and Computer Science, Northwestern University, Evanston, Illinois, USA)
Farhad Larki (Institute of Microengineering and Nanoelectronics, Universiti Kebangsaan Malaysia, Bangi, Malaysia)
Sawal Hamid Md Ali (Institute of Microengineering and Nanoelectronics, Universiti Kebangsaan Malaysia, Bangi, Malaysia)
Sabar Derita Hutagalung (Department of Physics, Jazan University, Jazan, Saudi Arabia)
Md Shabiul Islam (Institute of Microengineering and Nanoelectronics, Universiti Kebangsaan Malaysia, Bangi, Malaysia)
Mohd Nizar Hamidon (Institute of Microengineering and Nanoelectronics, Universiti Kebangsaan Malaysia, Bangi, Malaysia)
Susthitha Menon (Institute of Microengineering and Nanoelectronics, Universiti Kebangsaan Malaysia, Bangi, Malaysia)
Azman Jalar (Institute of Microengineering and Nanoelectronics, Universiti Kebangsaan Malaysia, Bangi, Malaysia)
Jumiah Hassan (Department of Physics, Universiti Putra Malaysia, Serdang, Malaysia)
Burhanuddin Yeop Majlis (Institute of Microengineering and Nanoelectronics, Universiti Kebangsaan Malaysia, Bangi, Malaysia)

Microelectronics International

ISSN: 1356-5362

Article publication date: 3 May 2016

194

Abstract

Purpose

The purpose of this paper is to analyse the operation of p-type side gate junctionless silicon transistor (SGJLT) in accumulation region through experimental measurements and 3-D TCAD simulation results. The variation of electric field components, carrier’s concentration and valence band edge energy towards the accumulation region is explored with the aim of finding the origin of SGJLT performance in the accumulation operational condition.

Design/methodology/approach

The device is fabricated by atomic force microscopy nanolithography on silicon-on-insulator wafer. The output and transfer characteristics of the device are obtained using 3-D Technology Computer Aided Design (TCAD) Sentaurus software and compared with experimental measurement results. The advantages of AFM nanolithography in contact mode and Silicon on Insulator (SOI) technology were implemented to fabricate a simple structure which exhibits the behaviour of field effect transistors. The device has 200-nm channel length, 100-nm gate gap and 4 μm for the distance between the source and drain contacts. The characteristics of the fabricated device were measured using an Agilent HP4156C semiconductor parameter analyzer (SPA). A 3-D TCAD Sentaurus tool is used as the simulation platform. The Boltzmann statistics is adopted because of the low doping concentration of the channel. Hydrodynamic model is taken to be as the main transport model for all simulations, and the quantum mechanical effects are ignored. A doping dependent Masetti mobility model was also included as well as an electric field dependent model with Shockley–Read–Hall (SRH) carrier recombination/generation.

Findings

We have obtained that the device is a normally on state device mainly because of the lack of work functional difference between the gate and the channel. Analysis of electric field components’ variation, carrier’s concentration and valence band edge energy reveals that increasing the negative gate voltage drives the device into accumulation region; however, it is unable to increase the drain current significantly. The positive slope of the hole quasi-Fermi level in the accumulation region presents mechanism of carriers’ movement from source to drain. The influence of electric field because of drain and gate voltage on charge distribution explains a low increasing of the drain current when the device operates in accumulation regime.

Originality/value

The proposed side gate junctionless transistors simplify the fabrication process, because of the lack of gate oxide and physical junctions, and implement the atomic force microscopy nanolithography for fabrication process. The optimized structure with lower gap between gate and channel and narrower channel would present the output characteristics near the ideal transistors for next generation of scaled-down devices in both accumulation and depletion region. The presented findings are verified through experimental measurements and simulation results.

Keywords

Acknowledgements

The authors gratefully acknowledge for the financial support under the High Institution Centre of Excellence (AKU95) research fund from the Ministry of Education, Malaysia and Dana Lonjakan Penerbitan (DLP-2015-009) from the Universiti Kebangsaan Malaysia.

Citation

Dehzangi, A., Larki, F., Md Ali, S.H., Hutagalung, S.D., Islam, M.S., Hamidon, M.N., Menon, S., Jalar, A., Hassan, J. and Majlis, B.Y. (2016), "Study of the side gate junctionless transistor in accumulation region", Microelectronics International, Vol. 33 No. 2, pp. 61-67. https://doi.org/10.1108/MI-03-2015-0027

Publisher

:

Emerald Group Publishing Limited

Copyright © 2016, Emerald Group Publishing Limited

Related articles